### Chapter 3 CMOS Device Modeling

Before one can design a circuit to be integrated in CMOS technology, one must first have a model describing the behavior of all the components available for use in the design. A model can take the form of mathematical equations, circuit representations, or tables. Most of the modeling used in this text will focus on the active and passive devices discussed in the previous chapter as opposed to higher-level modeling such as macromodeling, or behavioral modeling.

It should be stressed at the outset that a model is just that and no more—it is not the real thing! In an ideal world, we would have a model that accurately describes the behavior of a device under all possible conditions. Realistically, we are happy to have a model that predicts simulated performance to within a few percent of measured performance. There is no clear agreement as to which model comes closest to meeting this "ideal" model [1]. This lack of agreement is illustrated by the fact that, at this writing, HSPICE [25] offers the user 43 different MOS transistor models from which to choose!

This text will concentrate only three of these models. The simplest model which is appropriate for hand calculations was described in Sec 2.3 and will be further developed here to include capacitance, noise, and ohmic resistance. In SPICE terminology, this simple model is called the LEVEL 1 model. Next, a small-signal model is derived from the LEVEL 1 large-signal model and is presented in Sec. 3.3.

A far more complex model, the SPICE LEVEL 3 model is presented in Sec. 3.4. This model includes many effects that are more evident in modern short-channel technologies as well as subthreshold conduction. It is adequate for device geometries down to about  $0.8\mu m$ . Finally, the BSIM3v3 model is presented. This model is the closest to becoming a standard for computer simulation.

#### Notation

SPICE was originally implemented in FORTRAN where all input was required to be uppercase ASCII characters. Lowercase, greek, and super/subscripting were not allowed. Modern SPICE implementations generally accept (but do not distinguish between) upperand lowercase but the tradition of using uppercase ASCII still lives on. This is particularly evident in the device model parameters. Since greek characters are not available, these were simply spelled out, e.g.,  $\gamma$  entered as GAMMA. Super and subscripts were simply not used.

It is inconvenient to adopt the SPICE naming convention throughout the book because equations would appear unruly and would not be familiar to what is commonly seen in the literature. On the other hand, it is necessary to provide the correct notation where application to SPICE is intended. To address this dilemma, we have decided to use SPICE uppercase (non italic) notation for all model parameters except those applied to the simple model (SPICE LEVEL 1).

## 3.1 Simple MOS Large-Signal

All large-signal models will be developed for the n-channel MOS device with the positive polarities of voltages and currents shown in Fig. 3.1-1(a). The same models can be used for the p-channel MOS device if all voltages and currents are multiplied by -1 and the absolute value of the p-channel threshold is used. This is equivalent to using the voltages and currents defined by Fig. 3.1-1(b) which are all positive quantities. As

mentioned in Chapter 1, lower-case variables with capital subscripts will be used for the variables of large-signal models and lower-case variables with lower-case subscripts will be used for the variables of small-signal models. When the voltage or current is a model parameter, such as threshold voltage, it will be designated by an upper-case variable and an upper-case subscript.



Figure 3.1-1 Positive sign convention for (a) n-channel, and (b) p-channel MOS transistor.

When the length and width of the MOS device is greater than about 10  $\mu$ m, the substrate doping is low, and when a simple model is desired, the model suggested by Sah [2] and used in SPICE by Shichman and Hodges [3] is very appropriate. This model was developed in Eq. (28) of Sec. 2.3 and given below.

$$i_D = \frac{\mu_o C_{ox} W}{L} \left[ (v_{GS} - V_T) - \left(\frac{v_{DS}}{2}\right) \right] v_{DS} \tag{1}$$

The terminal voltages and currents have been defined in the previous chapter. The various parameters of (1) are defined as

 $\mu_o =$  surface mobility of the channel for the n-channel or p-channel device (cm<sup>2</sup>/V-s)  $C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}} =$  capacitance per unit area of the gate oxide (F/cm<sup>2</sup>) W = effective channel width L = effective channel length

The threshold voltage  $V_T$  is given by Eq. (19) of Sec. 2.3 for an n-channel transistor

$$V_T = V_{T0} + \gamma \left[ \sqrt{2|\phi_F| + v_{SB}} - \sqrt{2|\phi_F|} \right]$$
(2)

$$V_{T0} = V_T (v_{SB} = 0) = V_{FB} + 2|\phi_F| + \frac{\sqrt{2q\epsilon_{si} N_{SUB} 2|\phi_F|}}{C_{ox}}$$
(3)

$$\gamma$$
 = bulk threshold parameter (V<sup>1/2</sup>) =  $\frac{\sqrt{2\varepsilon_{si} q N_{SUB}}}{C_{ox}}$  (4)

$$\phi_F = \text{strong inversion surface potential } (V) = -\frac{kT}{q} \ln\left(\frac{N_{SUB}}{n_i}\right)$$
 (5)

$$V_{FB}$$
 = flatband voltage (V) =  $\phi_{MS} - \frac{Q_{ss}}{C_{ox}}$  (6)

$$\phi_{MS} = \phi_F (\text{substrate}) - \phi_F (\text{gate}) \qquad [\text{Eq. (17) of Sec. 2.3}] \tag{7}$$

$$\phi_F(\text{substrate}) = -\frac{kT}{q} \ln\left(\frac{N_{SUB}}{n_i}\right) \quad [\text{n-channel with p-substrate}]$$
(8)

$$\phi_F(\text{gate}) = \frac{kT}{q} \ln\left(\frac{N_{GATE}}{n_i}\right) \text{ [n-channel with } n^+ \text{ polysilicon gate]}$$
(9)

$$Q_{ss} = \text{oxide charge} = q N_{ss} \tag{10}$$

k = Boltzmann's constant

T =temperature (K)

 $n_i$  = intrinsic carrier concentration

Table 3.1-1 gives some of the pertinent constants for silicon.

| Constant Symbol    | Constant Description                   | Value                     | Units            |
|--------------------|----------------------------------------|---------------------------|------------------|
| $V_G$              | Silicon bandgap (27°C)                 | 1.205                     | V                |
| k                  | Boltzmann's constant                   | 1.381 x 10 <sup>-23</sup> | J/K              |
| n <sub>i</sub>     | Intrinsic carrier concentration (27°C) | 1.45 x 10 <sup>10</sup>   | cm <sup>-3</sup> |
| $\epsilon_0$       | Permittivity of free space             | 8.854 x 10 <sup>-14</sup> | F/cm             |
| $\epsilon_{si}$    | Permittivity of silicon                | 11.7 $\epsilon_0$         | F/cm             |
| $\mathcal{E}_{OX}$ | Permittivity of SiO <sub>2</sub>       | 3.9 <i>ε</i> <sub>0</sub> | F/cm             |

### Table 3.1-1 Constants for Silicon.

A unique aspect of the MOS device is its dependence upon the voltage from the source to bulk as shown by Eq. (2). This dependence means that the MOS device must be treated as a four-terminal element. It will be shown later how this behavior can influence both the large- and small-signal performance of MOS circuits.

In the realm of circuit design, it is more desirable to express the model equations in terms of electrical rather than physical parameters. For this reason, the drain current is often expressed as

$$i_D = \beta \left[ (v_{GS} - V_T) - \frac{v_{DS}}{2} \right] v_{DS}$$
<sup>(11)</sup>

$$i_D = K' \frac{W}{L} \left[ (v_{GS} - V_T) - \frac{v_{DS}}{2} \right] v_{DS}$$
(12)

where the transconductance parameter  $\beta$  is given in terms of physical parameters as

$$\beta = (K') \frac{W}{L} \cong (\mu_o C_{ox}) \frac{W}{L} \quad (A/V^2)$$
(13)

When devices are characterized in the nonsaturation region with low gate and drain voltages the value for K' is approximately equal to  $\mu_o C_{ox}$  in the simple model. This is not the case when devices are characterized with larger voltages introducing effects such as mobility degradation. For these latter cases, K' is usually smaller. Typical values for the model parameters of Eq. (12) are given in Table 3.1-2.

Table 3.1-2 Model Parameters for a Typical CMOS Bulk Process Suitable for Hand Calculations Using the Simple Model. These Values Are Based upon a 0.8  $\mu$ m Silicon-Gate Bulk CMOS n-Well Process.

| Parameter Parameter |                           | Typical Parameter Value |                        |             |
|---------------------|---------------------------|-------------------------|------------------------|-------------|
| Symbol              | Description               | N-Channel               | P-Channel              | Units       |
| $V_{T0}$            | Threshold Voltage         | $0.7 \pm 0.15$          | $-0.7 \pm 0.15$        | V           |
|                     | $(V_{BS} = 0)$            |                         |                        |             |
| Κ'                  | Transconductance          | $110.0 \pm 10\%$        | $50.0 \pm 10\%$        | $\mu A/V^2$ |
|                     | Parameter (in saturation) |                         |                        |             |
| γ                   | Bulk threshold            | 0.4                     | 0.57                   | $(V)^{1/2}$ |
|                     | parameter                 |                         |                        | (           |
| λ                   | Channel length            | $0.04 (L=1 \ \mu m)$    | $0.05 (L = 1 \ \mu m)$ | (V)-1       |
|                     | modulation                | $0.01 (L=2 \mu m)$      | $0.01 (L = 2 \ \mu m)$ |             |
|                     | parameter                 |                         |                        |             |
| $2 \phi_F $         | Surface potential at      | 0.7                     | 0.8                    | V           |
|                     | strong inversion          |                         |                        |             |

There are various regions of operation of the MOS transistor based on the model of Eq. (1). These regions of operation depend upon the value of  $v_{GS} - V_T$ . If  $v_{GS} - V_T$  is zero or negative, then the MOS device is in the cutoff<sup>i</sup> region and Eq. (1) becomes

$$i_D = 0, \quad v_{GS} - V_T \le 0$$
 (14)

In this region, the channel acts like an open circuit.

A plot of Eq. (1) with  $\lambda = 0$  as a function of  $v_{DS}$  is shown in Fig. 3.1-2 for various values of  $v_{GS} - V_T$ . At the maximum of these curves the MOS transistor is said to saturate. The value of  $v_{DS}$  at which this occurs is called the saturation voltage and is given as

$$v_{DS}(\text{sat}) = v_{GS} - V_T \tag{15}$$

<sup>&</sup>lt;sup>i</sup> We will learn later that MOS transistors can operate in the subthreshold region where the gate-source voltage is less than the threshold voltage.



Figure 3.1-2 Graphical illustration of the modified Sah equation.

Thus,  $v_{DS}(\text{sat})$  defines the boundary between the remaining two regions of operation. If  $v_{DS}$  is less than  $v_{DS}(\text{sat})$ , then the MOS transistor is in the nonsaturated region and Eq. (1) becomes

$$i_D = (K') \frac{W}{L} \left[ (v_{GS} - V_T) - \frac{v_{DS}}{2} \right] v_{DS} \quad ; \quad 0 < v_{DS} \le (v_{GS} - V_T)$$
(16)

In Fig. 3.1-2, the nonsaturated region lies between the vertical axis ( $v_{DS} = 0$ ) and  $v_{DS} = v_{GS} - V_T$  curve.

The third region occurs when  $v_{DS}$  is greater than  $v_{DS}(\text{sat})$  or  $v_{GS} - V_T$ . At this point the current  $i_D$  becomes independent of  $v_{DS}$ . Therefore,  $v_{DS}$  in Eq. (1) is replaced by  $v_{DS}(\text{sat})$  of Eq. (11) to get

$$i_D = K' \frac{W}{2L} (v_{GS} - V_T)^2, \quad 0 < (v_{GS} - V_T) \le v_{DS}$$
 (17)

Equation (17) indicates that drain current remains constant once  $v_{DS}$  is greater than  $v_{GS} - V_T$ . In reality, this is not true. As drain voltage increases, the channel length is reduced resulting in increased current. This phenomenon is called *channel length* modulation and is accounted for in the saturation model with the addition of the factor,  $(1 + \lambda v_{DS})$  where  $v_{DS}$  is the actual drain-source voltage and not  $v_{DS}$ (sat). The saturation region model modified to include channel-length modulation is given in Eq. (18)

$$i_D = K' \frac{W}{2L} (v_{GS} - V_T)^2 (1 + \lambda v_{DS}), \quad 0 < (v_{GS} - V_T) \le v_{DS}$$
(18)

The output characteristics of the MOS transistor can be developed from Eqs. (14), (16), and (18). Figure 3.1-3 shows these characteristics plotted on a normalized basis. These curves have been normalized to the upper curve where  $V_{GS0}$  is defined as the value of  $v_{GS}$  which causes a drain current of  $I_{D0}$  in the saturation region. The entire characteristic is developed by extending the solid curves of Fig. 3.1-2 horizontally to the

right from the maximum points. The solid curves of Fig. 3.1-3 correspond to  $\lambda = 0$ . If  $\lambda \neq 0$ , then the curves are the dashed lines.



Figure 3.1-3 Output characteristics of the MOS device.

Another important characteristic of the MOS transistor can be obtained by plotting  $i_D$  versus  $v_{GS}$  using Eq. (18). Fig. 3.1-4 shows this result. This characteristic of the MOS transistor is called the transconductance characteristic. We note that the transconductance characteristic in the saturation region can be obtained from Fig. 3.1-3 by drawing a vertical line to the right of the parabolic dashed line and plotting values of  $i_D$  versus  $v_{GS}$ . Fig. 3.1-4 is also useful for illustrating the effect of the source-bulk voltage,  $v_{SB}$ . As the value of  $v_{SB}$  increases, the value of  $V_T$  increases for the enhancement, n-channel devices (for a p-channel device, but since  $V_T$  is negative, the value of  $V_T$  approaches zero from the negative side. If  $v_{SB}$  is large enough,  $V_T$  will actually become positive and the depletion device becomes an enhancement device.



Figure 3.1-4 Transconductance characteristic of the MOS transistor as a function of the bulk-source voltage,  $v_{SB}$ .

Since the MOS transistor is a bidirectional device, determining which physical node is the drain and which the source may seem arbitrary. This is not really the case. For an nchannel transistor, the source is always at the lower potential of the two nodes. For the pchannel transistor, the source is always at the higher potential. It is obvious that the drain and source designations are not constrained to a given node of a transistor but can switch back and forth depending upon the terminal voltages applied to the transistor.

A circuit version of the large-signal model of the MOS transistor consists of a current source connected between the drain and source terminals, that depends on the drain, source, gate, and bulk terminal voltages defined by the simple model described in this section. This simple model has five electrical and process parameters that completely define it. These parameters are K',  $V_T$ ,  $\gamma$ ,  $\lambda$ , and  $2\phi_F$ . The subscript *n* or *p* will be used when the parameter refers to an n-channel or p-channel device, respectively. They constitute the Level I model parameters of SPICE [23]. Typical values for these model parameters are given in Table 3.1-2.

The function of the large-signal model is to solve for the drain current given the terminal voltages of the MOS device. An example will help to illustrate this as well as show how the model is applied to the p-channel device.

### Example 3.1-1Application of the Simple MOS Large Signal Model

Assume that the transistors in Fig. 3.1-1 have a W/L ratio of 5  $\mu$ m/1  $\mu$ m and that the large signal model parameters are those given in Table 3.1-2. If the drain, gate, source, and bulk voltages of the n-channel transistor is 3 V, 2 V, 0 V, and 0 V, respectively, find the drain current. Repeat for the p-channel transistor if the drain, gate, source, and bulk voltages are -3 V, -2 V, 0 V, and 0 V, respectively.

We must first determine in which region the transistor is operating. Eq. (15) gives  $v_{DS}(\text{sat}) \text{ as } 2 \text{ V} - 0.7 \text{ V} = 1.3 \text{ V}$ . Since  $v_{DS}$  is 3 V, the n-channel transistor is in the saturation region. Using Eq. (18) and the values from Table 3.1-2 we have

$$i_D = \frac{K'_N W}{2L} (v_{GS} - V_{TN})^2 (1 + \lambda_N v_{DS})$$

$$= \frac{110 \times 10^{-6}(5 \ \mu\text{m})}{2(1 \ \mu\text{m})} (2 - 0.7)^2 (1 + 0.04 \times 3) = 520 \ \mu\text{A}$$

Evaluation of Eq. (15) for the p-channel transistor is given as

$$v_{SD}(sat) = v_{SG} - |V_{TP}| = 2 V - 0.7 V = 1.3 V$$

Since  $v_{SD}$  is 3 V, the p-channel transistor is also in the saturation region, Eq. (17) is applicable. The drain current of Fig. 3.1-1(b) can be found using the values from Table 3.1-2 as

$$i_D = \frac{K'_P W}{2L} (v_{SG} - |V_{TP}|)^2 (1 + \lambda_P v_{SD})$$
$$= \frac{50 \times 10^{-6} (5 \ \mu \text{m})}{2(1 \ \mu \text{m})} (2 - 0.7)^2 (1 + 0.05 \times 3) = 243 \ \mu \text{A}$$

It is often useful to describe  $v_{GS}$  in terms of  $i_D$  in saturation as shown below.

$$v_{GS} = V_T + \sqrt{\frac{2i_D}{\beta}}$$
(19)

This expressions illustrates that there are two components to  $v_{GS}$  —an amount to invert the channel plus an additional amount to support the desired drain current. This second component is often referred to in the literature as  $V_{ON}$ . Thus  $V_{ON}$  can be defined as

$$V_{ON} = \sqrt{\frac{2i_D}{\beta}} \tag{20}$$

The term  $V_{ON}$  should be recognized as the term for saturation voltage  $V_{DS}$  (sat). They can be used interchangeably.

## 3.2 Other MOS Large-Signal Model Parameters

The large-signal model also includes several other characteristics such as the source/drain bulk junctions, source/drain ohmic resistances, various capacitors, and noise. The complete version of the large-signal model is given in Fig. 3.2-1.



Figure 3.2-1 Complete large-signal model for the MOS transistor.

The diodes of Fig. 3.2-1 represent the pn junctions between the source and substrate and the drain and substrate. For proper transistor operation, these diodes must always be reverse biased. Their purpose in the dc model is primarily to model leakage currents. These currents are expressed as

$$i_{BD} = I_{S} \left[ \exp\left(\frac{qv_{BD}}{kT}\right) - 1 \right]$$
<sup>(1)</sup>

and

$$i_{BS} = I_s \left[ \exp\left(\frac{qv_{BS}}{kT}\right) - 1 \right]$$
<sup>(2)</sup>

where  $I_s$  is the reverse saturation current of a pn junction, q is the charge of an electron, k is Boltzmann's constant, and T is temperature in Kelvin units.

The resistors  $r_D$  and  $r_S$  represent the ohmic resistance of the drain and source, respectively. Typically, these resistors may be 50 to 100 ohms<sup>i</sup> and can often be ignored at low drain currents.

The capacitance of Fig. 3.2-1 can be separated into three types. The first type includes capacitors  $C_{BD}$  and  $C_{BS}$  which are associated with the back-biased depletion region between the drain and substrate and the source and substrate. The second type includes capacitors  $C_{GD}$ ,  $C_{GS}$ , and  $C_{GB}$  which are all common to the gate and are

<sup>&</sup>lt;sup>i</sup> For a silicide process, these resistances will be much less—on the order of 5 to 10 ohms.

dependent upon the operating condition of the transistor. The third type includes parasitic capacitors which are independent of the operating conditions.

The depletion capacitors are a function of the voltage across the pn junction. The expression of this junction-depletion capacitance is divided into two regions to account for the high injection effects. The first is given as

$$C_{BX} = (\text{CJ}) (\text{AX}) \left[ 1 - \frac{v_{BX}}{\text{PB}} \right]^{-\text{MJ}}, \quad v_{BX} \le (\text{FC})(\text{PB})$$
(3)

where

X = D for  $C_{BD}$  or X = S for  $C_{BS}$ 

AX = area of the source (X = S) or drain (X = D)

CJ =zero-bias ( $v_{BX} = 0$ ) junction capacitance (per unit area)

$$\mathrm{CJ} \cong \sqrt{\frac{q\varepsilon_{si}N_{SUB}}{2\mathrm{PB}}}$$

PB = bulk junction potential (same as  $\phi_o$  given in Eq. (6), sec. 2.2)

FC = forward-bias nonideal junction-capacitance coefficient ( $\cong 0.5$ )

MJ = bulk-junction grading coefficient (1/2 for step junctions and 1/3 for graded junctions)

The second region is given as

$$C_{BX} = \frac{(\text{CJ})(\text{AX})}{(1 - \text{FC})^{1 + \text{MJ}}} \left[ 1 - (1 + \text{MJ})\text{FC} + \text{MJ}\frac{v_{BX}}{\text{PB}} \right], \quad v_{BX} > (\text{FC})(\text{PB})$$
(4)

Fig. 3.2-2 illustrates how the junction-depletion capacitances of Eqs. (3) and (4) are combined to model the large signal capacitances  $C_{BD}$  and  $C_{BS}$ . It is seen that Eq. (4) prevents  $C_{BX}$  from approaching infinity as  $v_{BX}$  approaches PB.



Figure 3.2-2 Example of the method of modeling the voltage dependence of the bulk junction capacitances.

A closer examination of the depletion capacitors in Fig. 3.2-3 shows that this capacitor is like a tub. It has a bottom with an area equal to the area of the drain or source. However, there are the sides that are also part of the depletion region. This area is called the sidewall.  $A_{BX}$  in Eqs. (3) and (4) should include both the bottom and sidewall assuming the zero-bias capacitances of the two regions are similar. To more closely model the depletion capacitance, break it into the bottom and sidewall components, given as follows.

$$C_{BX} = \frac{(\text{CJ})(\text{AX})}{\left[1 - \left(\frac{v_{BX}}{\text{PB}}\right)\right]^{\text{MJ}}} + \frac{(\text{CJSW})(\text{PX})}{\left[1 - \left(\frac{v_{BX}}{\text{PB}}\right)\right]^{\text{MJSW}}}, \quad v_{BX} \le (\text{FC})(\text{PB})$$
(5)

and

$$C_{BX} = \frac{(CJ)(AX)}{(1 - FC)^{1 + MJ}} \left[ 1 - (1 + MJ)FC + MJ\frac{v_{BX}}{PB} \right]$$
$$+ \frac{(CJSW)(PX)}{(1 - FC)^{1 + MJSW}} \left[ 1 - (1 + MJSW)FC + \frac{v_{BX}}{PB} (MJSW) \right],$$
$$v_{BX} \ge (FC)(PB)$$
(6)

where

AX = area of the source (X = S) or drain (X = D)PX = perimeter of the source (X = S) or drain (X = D)CJSW = zero-bias, bulk-source/drain sidewall capacitance MJSW = bulk-source/drain sidewall grading coefficient



Drain bottom = ABCDDrain sidewall = ABFE + BCGF + DCGH + ADHE

Figure 3.2-3 Illustration showing the bottom and sidewall components of the bulk junction capacitors.

Table 3.2-1 gives the values for CJ, CJSW, MJ, and MJSW for an MOS device which has an oxide thickness of 140 Å resulting in a  $C_{ox} = 24.7 \times 10^{-4}$  F/m<sup>2</sup>. It can be seen that the depletion capacitors cannot be accurately modeled until the geometry of the device is known, e.g., the area and perimeter of the source and drain. However, values can be assumed for the purpose of design. For example, one could consider a typical source or drain to be 1.8  $\mu$ m by 5  $\mu$ m. Thus a value for  $C_{BX}$  of 2.9 fF and 6.9 fF results, for n-channel and p-channel devices respectively, for  $V_{BX} = 0$ .

The large-signal, charge-storage capacitors of the MOS device consist of the gate-tosource ( $C_{GS}$ ), gate-to-drain ( $C_{GD}$ ), and gate-to-bulk ( $C_{GB}$ ) capacitances. Figure 3.2-4 shows a cross section of the various capacitances that constitute the charge-storage capacitors of the MOS device.  $C_{BS}$  and  $C_{BD}$  are the source-to-bulk and drain-to-bulk capacitors discussed above. The following discussion represents a heuristic development of a model for the large-signal charge-storage capacitors.



Figure 3.2-4 Large-signal, charge-storage capacitors of the MOS device.

| Tuble et al cupacitation and coefficients for the fires fired |                       |                       |                  |  |
|---------------------------------------------------------------|-----------------------|-----------------------|------------------|--|
| Туре                                                          | P-Channel             | N-Channel             | Units            |  |
| CGSO                                                          | $220\times 10^{-12}$  | $220\times10^{-12}$   | F/m              |  |
| CGDO                                                          | $220\times10^{-12}$   | $220\times10^{-12}$   | F/m              |  |
| CGBO                                                          | $700 \times 10^{-12}$ | $700 \times 10^{-12}$ | F/m              |  |
| CJ                                                            | $560 \times 10^{-6}$  | $770 \times 10^{-6}$  | F/m <sup>2</sup> |  |
| CJSW                                                          | $350 \times 10^{-12}$ | $380 \times 10^{-12}$ | F/m              |  |
| MJ                                                            | 0.5                   | 0.5                   |                  |  |
| MJSW                                                          | 0.35                  | 0.38                  |                  |  |
|                                                               |                       |                       |                  |  |

 Table 3.2-1 Capacitance Values and Coefficients for the MOS Model.

Based on an oxide thickness of 140 Å or Cox= $24.7 \times 10^{-4}$  F/m<sup>2</sup>.

 $C_1$  and  $C_3$  are overlap capacitances and are due to an overlap of two conducting surfaces separated by a dielectric. The overlapping capacitors are shown in more detail in Fig. 3.2-5. The amount of overlap is designated as LD. This overlap is due to the lateral diffusion of the source and drain underneath the polysilicon gate. For example, a 0.8  $\mu$ m CMOS process might have a lateral diffusion component, LD, of approximately 16 nm. The overlap capacitances can be approximated as

$$C_1 = C_3 \cong (\text{LD})(W_{\text{eff}})C_{ox} = (\text{CGXO})W_{\text{eff}}$$
(7)

where  $W_{\text{eff}}$  is the effective channel width and CGXO (X = S or D) is the overlap capacitance in F/m for the gate-source or gate-drain overlap. The difference between the mask W and actual W is due to the encroachment of the field oxide under the silicon nitride. Table 3.2-1 gives a value for CGSO and CGDO based on a device with an oxide thickness of 140 Å. A third overlap capacitance that can be significant is the overlap between the gate and the bulk. Fig. 3.2-6 shows this overlap capacitor ( $C_5$ ) in more detail. This is the capacitance that occurs between the gate and bulk at the edges of the channel and is a function of the effective length of the channel,  $L_{\text{eff}}$ . Table 3.2-1 gives a typical value for CGBO for a device based on an oxide thickness of 140 Å.



Figure 3.2-5 Overlap capacitances of an MOS transistor. (a) Top view showing the overlap between the source or drain and the gate. (b) Side view.

The channel of Fig. 3.2-4 is shown for the saturated state and would extend completely to the drain if the MOS device were in the nonsaturated state.  $C_2$  is the gate-to-channel capacitance and is given as

$$C_2 = W_{\text{eff}}(L - 2\text{LD})C_{ox} = W_{\text{eff}}(L_{\text{eff}})C_{ox}$$
(8)

The term  $L_{eff}$  is the effective channel length resulting from the mask-defined length being reduced by the amount of lateral diffusion (note that up until now, the symbols L and W were used to refer to "effective" dimensions whereas now these have been changed for added clarification).  $C_4$  is the channel-to-bulk capacitance which is a depletion capacitance that will vary with voltage like  $C_{BS}$  or  $C_{BD}$ .

It is of interest to examine  $C_{GB}$ ,  $C_{GS}$ , and  $C_{GD}$  as  $v_{DS}$  is held constant and  $v_{GS}$  is increased from zero. To understand the results, one can imagine following a vertical line on Fig. 3.1-3 at say,  $v_{DS} = 0.5(V_{GS0} - V_T)$ , as  $v_{GS}$  increases from zero. The MOS device will first be off until  $v_{GS}$  reaches  $V_T$ . Next, it will be in the saturated region until  $v_{GS}$ becomes equal to  $v_{DS}(\text{sat}) + V_T$ . Finally, the MOS device will be in the nonsaturated region. The approximate variation of  $C_{GB}$ ,  $C_{GS}$ , and  $C_{GD}$  under these conditions is shown in Fig. 3.2-7. In cutoff, there is no channel and  $C_{GB}$  is approximately equal to  $C_2 + 2C_5$ . As  $v_{GS}$  approaches  $V_T$  from the off region, a thin depletion layer is formed, creating a large value of  $C_4$ . Since  $C_4$  is in series with  $C_2$ , little effect is observed. As  $v_{GS}$ increases, this depletion region widens, causing  $C_4$  to decrease and reducing  $C_{GB}$ . When  $v_{GS} = V_T$ , an inversion layer is formed which prevents further decreases of  $C_4$  (and thus  $C_{GB}$ ).



Figure 3.2-6 Gate-bulk overlap capacitances.

 $C_1$ ,  $C_2$ , and  $C_3$  constitute  $C_{GS}$  and  $C_{GD}$ . The problem is how to allocate  $C_2$  to  $C_{GS}$  and  $C_{GD}$ . The approach used is to assume in saturation that approximately 2/3 of  $C_2$  belongs to  $C_{GS}$  and none to  $C_{GD}$ . This is, of course, an approximation. However, it has been found to give reasonably good results. Fig. 3.2-7 shows how  $C_{GS}$  and  $C_{GD}$  change values in going from the off to the saturation region. Finally, when  $v_{GS}$  is greater than  $v_{DS} + V_T$ , the MOS device enters the nonsaturated region. In this case, the channel extends from the drain to the source and  $C_2$  is simply divided evenly between  $C_{GD}$  and  $C_{GS}$  as shown in Fig. 3.2-7.



As a consequence of the above considerations, we shall use the following formulas

for the charge-storage capacitances of the MOS device in the indicated regions.

Off

$$C_{GB} = C_2 + 2C_5 = C_{ox}(W_{eff})(L_{eff}) + 2CGBO(L_{eff})$$
(9a)

$$C_{GS} = C_1 \cong C_{ox}(\text{LD})(W_{\text{eff}}) = \text{CGSO}(W_{\text{eff}})$$
(9b)

$$C_{GD} = C_3 \cong C_{ox}(\text{LD})(W_{\text{eff}}) = \text{CGDO}(W_{\text{eff}})$$
(9c)

Saturation

$$C_{GB} = 2C_5 = \text{CGBO} (L_{\text{eff}}) \tag{10a}$$

$$C_{GS} = C_1 + (2/3)C_2 = C_{ox}(\text{LD} + 0.67L_{\text{eff}})(W_{\text{eff}})$$
  
= CGSO(W<sub>eff</sub>) + 0.67C<sub>ox</sub>(W<sub>eff</sub>)(L<sub>eff</sub>) (10b)

$$C_{GD} = C_3 \cong C_{ox}(\text{LD})(W_{\text{eff}}) = \text{CGDO}(W_{\text{eff}})$$
(10c)

Nonsaturated

$$C_{GB} = 2C_5 = CGBO (L_{eff})$$
(11a)  

$$C_{GS} = C_1 + 0.5C_2 = C_{ox}(LD + 0.5L_{eff})(W_{eff})$$
(11b)  

$$= (CGSO + 0.5C_{ox}L_{eff})W_{eff}$$
(11b)  

$$C_{GD} = C_3 + 0.5C_2 = C_{ox}(LD + 0.5L_{eff})(W_{eff})$$

$$= (CGDO + 0.5C_{ox}L_{eff})W_{eff}$$
(11c)

Equations which provide a smooth transition between the three regions can be found in the literature [5].

Other capacitor parasitics associated with transistors are due to interconnect to the transistor, e.g., polysilicon over field (substrate). This type of capacitance typically constitutes the major portion of  $C_{GB}$  in the nonsaturated and saturated regions, thus are very important and should be considered in the design of CMOS circuits.

Another important aspect of modeling the CMOS device is noise. The existence of noise is due to the fact that electrical charge is not continuous but is carried in discrete amounts equal to the charge of an electron. In electronic circuits, noise manifests itself by representing a lower limit below which electrical signals cannot be amplified without significant deterioration in the quality of the signal. Noise can be modeled by a current source connected in parallel with  $i_D$  of Fig. 3.2-1. This current source represents two sources of noise, called thermal noise and flicker noise [6,7]. These sources of noise were discussed in Sec. 2.5. The mean-square current-noise source is defined as

$$\overline{i}_{N}^{2} = \left[\frac{8kTg_{m}(1+\eta)}{3} + \frac{(KF)I_{D}}{fC_{ox}L^{2}}\right]\Delta f$$
(12)

where

 $\Delta f$  = a small bandwidth (typically 1 Hz) at a frequency f

 $\eta = g_{mbs}/g_m$  (see Eq. (8) of Section 3.3)

k =Boltzmann's constant

T =temperature (K)

 $g_m$  = small-signal transconductance from gate to channel (see Eq. (6)

of Section 3.3)

 $KF = flicker-noise coefficient (F \cdot A)$ 

f = frequency (Hz)

KF has a typical value of  $10^{-28}$  (F·A). Both sources of noise are process dependent and the values are usually different for enhancement and depletion mode FETs.

The mean-square current noise can be reflected to the gate of the MOS device by dividing Eq. (12)  $byg_m^2$ , giving

$$\overline{v}_{N}^{2} = \frac{\overline{i}_{N}^{2}}{g_{m}^{2}} = \left[\frac{8kT\left(1+\eta\right)}{3 g_{m}} + \frac{\mathrm{KF}}{2f C_{ox} WLK'}\right] \Delta f$$
(13)

The equivalent input-mean-square voltage-noise form of Eq. (13) will be useful for analyzing the noise performance of CMOS circuits in later chapters.

The experimental noise characteristics of n-channel and p-channel devices are shown in Figures 3.2-8(a) and 3.2-8(b). These devices were fabricated using a sub-micron, silicon-gate, n-well, CMOS process. The data in Figs. 3.2-8(a) and 3.2-8(b) are typical for MOS devices and show that the 1/f noise is the dominant source of noise for frequencies below 100 kHz (at the given bias conditions). Consequently, in many practical cases, the equivalent input-mean-square voltage noise of Eq. (13) is simplified to

$$\overline{v}_{eq}^{2} = \left[\frac{\mathrm{KF}}{2f C_{ox} W L K'}\right] \Delta f \tag{14}$$

or in terms of the input-voltage-noise spectral density we can rewrite Eq. (14) as

$$\overline{e}_{eq}^{2} = \frac{\overline{v}_{eq}^{2}}{\Delta f} = \frac{\mathrm{KF}}{2f C_{ox} W L K'} = \frac{B}{f W L}$$
(15)

where B is a constant for a n-channel or p-channel device of a given process. The righthand expression of Eq. (15) will be important in optimizing the design with respect to noise performance.

<sup>&</sup>lt;sup>i</sup> If the bias current is reduced, the thermal noise floor increases, thus moving the 1/f noise corner to a lower frequecy. Therefore, the 1/f noise corner is a function of the thermal noise floor.



Figure 3.2-8 Drain-current noise for a (a) n-channel and (b) p-channel MOSFET measured on a silicon-gate submicron process.

### 3.3 Small-Signal Model for the MOS Transistor

Up to this point, we have been considering the large-signal model of the MOS transistor shown in Fig. 3.2-1. However, after the large-signal model has been used to find the dc conditions, the small-signal model becomes important. The small-signal model is a linear model which helps to simplify calculations. It is only valid over voltage or current regions where the large-signal voltage and currents can be adequately represented by a straight line.

Fig. 3.3-1 shows a linearized small-signal model for the MOS transistor. The parameters of the small-signal model will be designated by lower case subscripts. The various parameters of this small-signal model are all related to the large-signal model parameters and dc variables. The normal relationship between these two models assumes that the small-signal parameters are defined in terms of the ratio of small perturbations of the large-signal variables or as the partial differentiation of one large-signal variable with respect to another.

The conductances  $g_{bd}$  and  $g_{bs}$  are the equivalent conductances of the bulk-to-drain and bulk-to-source junctions. Since these junctions are normally reverse biased, the conductances are very small. They are defined as

$$g_{bd} = \frac{\partial I_{BD}}{\partial V_{BD}}$$
 (at the quiescent point)  $\cong 0$  (1)

and

$$g_{bs} = \frac{\partial I_{BS}}{\partial V_{BS}}$$
 (at the quiescent point)  $\cong 0$  (2)

The channel conductances,  $g_m$ ,  $g_{mbs}$ , and  $g_{ds}$  are defined as

$$g_m = \frac{\partial I_D}{\partial V_{GS}} \text{(at the quiescent point)}$$
(3)

$$g_{mbs} = \frac{\partial I_D}{\partial V_{BS}} \text{(at the quiescent point)}$$
(4)

and

$$g_{ds} = \frac{\partial I_D}{\partial V_{DS}} \text{(at the quiescent point)}$$
(5)



Figure 3.3-1 Small-signal model of the MOS transistor.

The values of these small signal parameters depend on which region the quiescent point occurs in. For example, in the saturated region  $g_m$  can be found from Eq. (13) of Section 3.1 as

$$g_m = \sqrt{(2K'W/L)|I_D|(1 + \lambda V_{DS})} \cong \sqrt{(2K'W/L)|I_D|}$$
 (6)

which emphasizes the dependence of the small-signal parameters upon the large-signal operating conditions. The small-signal channel transconductance due to  $v_{SB}$  is found by rewriting Eq. (4) as

$$g_{mbs} = \frac{-\partial I_D}{\partial V_{SB}} = -\left(\frac{\partial I_D}{\partial V_T}\right)\left(\frac{\partial V_T}{\partial V_{SB}}\right)$$
(7)

Using Eq. (2) of Section 3.1 and noting that  $\frac{\partial I_D}{\partial V_T} = \frac{-\partial I_D}{\partial V_{GS}}$ , we get

$$g_{mbs} = g_m \frac{\gamma}{2(2|\phi_F| + V_{SB})^{1/2}} = \eta g_m$$
(8)

This transconductance will become important in our small-signal analysis of the MOS transistor when the ac value of the source-bulk potential  $v_{sb}$  is not zero.

The small-signal channel conductance,  $g_{ds}(g_o)$ , is given as

$$g_{ds} = g_o = \frac{I_D \lambda}{1 + \lambda V_{DS}} \cong I_D \lambda \tag{9}$$

The channel conductance will be dependent upon L through  $\lambda$  which is inversely proportional to L. We have assumed the MOS transistor is in saturation for the results given by Eqs. (6), (8), and (9).

The important dependence of the small-signal parameters upon the large-signal model parameters and dc voltages and currents is illustrated in Table 3.3-1. In this Table we see that the three small-signal model parameters of  $g_m$ ,  $g_{mbs}$ , and  $g_{ds}$  have several alternate forms. An example of the typical values of the small-signal model parameters follows.

#### Example 3.3-1 Typical Values of Small Signal Model Parameters

Find the values of  $g_m$ ,  $g_{mbs}$ , and  $g_{ds}$  using the large signal model parameters in Table 3.1-2 for both an n-channel and p-channel device if the dc value of the magnitude of the drain current is 50  $\mu$ A and the magnitude of the dc value of the source-bulk voltage is 2 V. Assume that the *W/L* ratio is 1  $\mu$ m/1  $\mu$ m.

Using the values of Table 3.1-2 and Eqs. (6), (8), and (9) gives  $g_m = 105 \ \mu\text{A/V}$ ,  $g_{mbs} = 12.8 \ \mu\text{A/V}$ , and  $g_{ds} \cong 2.0 \ \mu\text{A/V}$  for the n-channel device and  $g_m = 70.7 \ \mu\text{A/V}$ ,  $g_{mbs} = 12.0 \ \mu\text{A/V}$ , and  $g_{ds} \cong 2.5 \ \mu\text{A/V}$  for the p-channel device.

| values of voltage and current in the Saturation Region. |                             |                                                                |                                                                                        |  |
|---------------------------------------------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|--|
| Small Signal                                            | DC Current                  | DC Current and                                                 | DC Voltage                                                                             |  |
| Model Parameters                                        |                             | Voltage                                                        |                                                                                        |  |
| $g_m$                                                   | $\cong (2K' I_D W/L)^{1/2}$ |                                                                | $\cong \frac{K'W}{L}(V_{GS} - V_T)$                                                    |  |
| 8 mbs                                                   |                             | $\frac{\gamma (2I_D\beta)^{1/2}}{2(2 \phi_F  + V_{SB})^{1/2}}$ | $\frac{\gamma \left[ \beta (V_{GS} - V_T) \right]^{1/2}}{2(2 \phi_F  + V_{SB})^{1/2}}$ |  |
| 8 <sub>ds</sub>                                         | $\cong \lambda I_D$         |                                                                |                                                                                        |  |

 Table 3.3-1 Relationships of the Small Signal Model Parameters upon the DC

 Values of Voltage and Current in the Saturation Region.

Although the MOS devices are not often used in the nonsaturation region in analog circuit design, the relationships of the small-signal model parameters in the nonsaturation region are given as

$$g_m = \frac{\partial I_d}{\partial V_{GS}} = \beta V_{DS} (1 + \lambda V_{DS}) \cong \beta V_{DS}$$
(10)

$$g_{\rm mbs} = \frac{\partial I_D}{\partial V_{BS}} = \frac{\beta \gamma V_{DS}}{2(2|\phi_F| + V_{SB})^{1/2}}$$
(11)

and

$$g_{ds} = \beta (V_{GS} - V_T - V_{DS})(1 + \lambda V_{DS}) + \frac{I_D \lambda}{1 + \lambda V_{DS}}$$
$$\cong \beta (V_{GS} - V_T - V_{DS})$$
(12)

Table 3.3-2 summarizes the dependence of the small-signal model parameters on the large-signal model parameters and dc voltages and currents for the nonsaturated region. The typical values of the small-signal model parameters for the nonsaturated region are illustrated in the following example.

| Table 3.3-2         Relationships of the Small-Signal Model Parameters upon the | e DC |
|---------------------------------------------------------------------------------|------|
| Values of Voltage and Current in the Nonsaturation Region.                      |      |

| Small Signal     | DC Voltage and/or Current                          |
|------------------|----------------------------------------------------|
| Model Parameters | Dependence                                         |
| 8m               | $\cong \beta V_{DS}$                               |
| 8 <sub>mbs</sub> | $\beta \gamma V_{DS}$                              |
|                  | $\overline{2(2 \phi_F +V_{SB})^{1/2}}$             |
| g <sub>ds</sub>  | $\cong \beta \left( V_{GS} - V_T - V_{DS} \right)$ |

Example 3.3-2 Typical Values of the Small-Signal Model Parameters in the Nonsaturated Region

Find the values of the small-signal model parameters in the nonsaturation region for an n-channel and p-channel transistor if  $V_{GS} = 5$  V,  $V_{DS} = 1$  V, and  $|V_{BS}| = 2$  V. Assume that the W/L ratios of both transistors is 1  $\mu$ m/1  $\mu$ m. Also assume that the value for K' in the nonsaturation region is that same as that for the saturation (generally a poor assumption).

First it is necessary to calculate the threshold voltage of each transistor using Eq. (2) of Sec. 3.1. The results are a  $V_T$  of 1.02 V for the n-channel and -1.14 V for the p-channel. This gives a dc current of 383  $\mu$ A and 168  $\mu$ A, respectively. Using Eqs. (10), (11), and (12), we get  $g_m = 110 \ \mu$ A/V,  $g_{mbs} = 46.6 \ \mu$ A/V, and  $r_{ds} = 3.05 \ \text{K}\Omega$  for the n-channel transistor and  $g_m = 50 \ \mu$ A/V,  $g_{mbs} = 28.6 \ \mu$ A/V, and  $r_{ds} = 6.99 \ \text{K}\Omega$  for the p-channel transistor.

The values of  $r_d$  and  $r_s$  are assumed to be the same as  $r_D$  and  $r_S$  of Fig. 3.2-1. Likewise, for small-signal conditions  $C_{gs}$ ,  $C_{gd}$ ,  $C_{gb}$ ,  $C_{bd}$ , and  $C_{bs}$  are assumed to be the same as  $C_{GS}$ ,  $C_{GD}$ ,  $C_{GB}$ ,  $C_{BD}$ , and  $C_{BS}$ , respectively. If the noise of the MOS transistor is to be modeled, then three additional current

If the noise of the MOS transistor is to be modeled, then three additional current sources are added to Fig. 3.3-1 as indicated by the dashed lines. The values of the mean-square noise-current sources are given as

$$\overline{i}_{nrD}^2 = \left(\frac{4kT}{r_D}\right) \Delta f \quad (A^2)$$
(13)

$$\overline{i}_{nrS}^{2} = \left(\frac{4kT}{r_{S}}\right) \Delta f \quad (A^{2})$$
(14)

and

$$\overline{i}_{nD}^{2} = \left[\frac{8kT g_{m}(1+\eta)}{3} + \frac{(\text{KF})I_{D}}{f C_{ox}L^{2}}\right] \Delta f \quad (\text{A}^{2})$$
(15)

The various parameters for these equations have been previously defined. With the noise modeling capability, the small-signal model of Fig. 3.3-1 is a very general model.

It will be important to be familiar with the small-signal model for the saturation region developed in this section. This model, along with the circuit simplification techniques given in Appendix A, will be the key element in analyzing the circuits in the following chapters.

#### 3.4 Computer Simulation Models

The large-signal model of the MOS device previously discussed is simple to use for hand calculations but neglects many important second-order effects. While a simple model for hand calcualtion and design intuition is critical, a more accurate model is required for computer simulation. There are many model choices available for the designer when choosing a device model to use for computer simulation. At one time, HSPICE<sup>i</sup> supported 43 different mosfet models [25] (many of which were company proprietary) while SmartSpice publishes support for 14 [24]. Which model is the right one to use? In the fabless semiconductor environment, the user must use the model provided by the wafer foundry. In companies where the foundry is captive (i.e., the company owns their own wafer fabrication facility) a modeling group provides the model

<sup>&</sup>lt;sup>i</sup> HSPICE is now owned by Avant! Inc. and has been renamed to Star-Hspice

to circuit designers. It is seldom that the designer takes it upon himself to choose a model and perform parameter extraction to get the terms for the model chosen.

The SPICE Level 3 dc model will be covered in some detail because it is a relatively straightforward extension of the Level 2 model. The BSIM3v3 model will be introduced but the detailed equations will not be presented because of the volume of equations required to describe it—there are other good texts that deal with the subject of modeling exclusively [28,29], and there is little additional design intuition derived from covering the details.

Models developed for computer simulation have improved over the years but no model has yet been developed that, with a single set of parameters, covers device operation for all possible geometries. Therefore, many SPICE simulators offer a feature called "model binning." Parameters are derived for transistors of different geometry (Ws and Ls) and the simulator determines which set of parameters to use based upon the particular W and L called out in the device instantiation line in the circuit description. The circuit designer need only be aware of this since the binning is done by the model provider.

### SPICE Level 3 Model

The large-signal model of the MOS device previously discussed is simple to use for hand calculations but neglects many important second-order effects. Most of these second-order effects are due to narrow or short channel dimensions (less than about  $3\mu$ m). In this section, we will consider a more complex model that is suitable for computer-based analysis (circuit simulation, i.e., SPICE simulation). In particular, the SPICE Level 3 model will be covered. This model is typically good for MOS technologies down to about 0.8  $\mu$ m. We will also consider the effects of temperature upon the parameters of the MOS large signal model.

We first consider second-order effects due to small geometries. When  $v_{GS}$  is greater than  $V_T$ , the drain current for a small device can be given as [25]

#### **Drain Current**

$$i_{DS} = \text{BETA}\left[v_{GS} - V_T - \left(\frac{1+f_b}{2}\right)v_{DE}\right] \cdot v_{DE}$$
(1)

$$BETA = KP \frac{W_{eff}}{L_{eff}} = \mu_{eff} COX \frac{W_{eff}}{L_{eff}}$$
(2)

 $L_{\rm eff} = L - 2(\rm LD) \tag{3}$ 

$$W_{\rm eff} = W - 2(WD) \tag{4}$$

 $v_{DE} = \min(v_{DS}, v_{DS} \text{ (sat)}) \tag{5}$ 

$$f_b = f_n + \frac{\text{GAMMA} \cdot f_s}{4(\text{PHI} + v_{SB})^{1/2}}$$
(6)

Note that PHI is the SPICE model term for the quantity  $2\phi_f$ . Also be aware that PHI is always positive in SPICE regardless of the transistor type (p- or n-channel). In this text, the term, PHI, will always be positive while the term,  $2\phi_f$ , will have a polarity determined by the transistor type as shown in Table 2.3-1.

$$f_n = \frac{\text{DELTA}}{W_{\text{eff}}} \frac{\pi \varepsilon_{\text{Si}}}{2 \cdot \text{COX}}$$
(7)

$$f_s = 1 - \frac{x_j}{L_{\text{eff}}} \left\{ \frac{\text{LD} + wc}{x_j} \left[ 1 - \left(\frac{wp}{x_j + wp}\right)^2 \right]^{1/2} - \frac{\text{LD}}{x_j} \right\}$$
(8)

$$wp = xd \left(\text{PHI} + v_{SB}\right)^{1/2} \tag{9}$$

$$xd = \left(\frac{2 \cdot \varepsilon_{si}}{q \cdot \text{NSUB}}\right)^{1/2} \tag{10}$$

$$wc = x_j \left[ k_1 + k_2 \left( \frac{wp}{x_j} \right) - k_3 \left( \frac{wp}{x_j} \right)^2 \right]$$
(11)

 $k_1 = 0.0631353$  ,  $k_2 = 0.08013292$  ,  $k_3 = 0.01110777$ 

#### Threshold Voltage

$$V_T = V_{bi} - \left(\frac{\text{ETA} \cdot 8.15^{-22}}{C_{\text{ox}} L_{\text{eff}}^3}\right) v_{DS} + \text{GAMMA} \cdot f_s(\text{PHI} + v_{SB})^{1/2} + f_n(\text{PHI} + v_{SB})$$
(12)

$$v_{bi} = v_{fb} + PHI \tag{13}$$

or

$$v_{bi} = \text{VTO} - \text{GAMMA} \cdot \sqrt{\text{PHI}} \tag{14}$$

Saturation Voltage

$$v_{sat} = \frac{v_{gs} - V_T}{1 + f_b} \tag{15}$$

$$v_{DS}(\text{sat}) = v_{sat} + v_C - \left(v_{\text{sat}}^2 + v_C^2\right)^{1/2}$$
 (16)

$$v_C = \frac{\text{VMAX} \cdot L_{\text{eff}}}{\mu_{\text{s}}}$$
(17)

If VMAX is not given, then  $v_{DS}(\text{sat}) = v_{sat}$ 

# Effective Mobility

$$\mu_s = \frac{U0}{1 + \text{THETA} (v_{GS} - V_T)} \text{ when VMAX} = 0$$
(18)

$$\mu_{\text{eff}} = \frac{\mu_s}{1 + \frac{v_{DE}}{v_C}} \text{ when VMAX > 0; otherwise } \mu_{\text{eff}} = \mu_s$$
(19)

# **Channel-Length Modulation**

When VMAX = 0

$$\Delta L = xd \left[ \text{KAPPA} \ \left( v_{DS} - v_{DS}(\text{sat}) \right) \right]^{1/2}$$
(20)

when VMAX > 0

$$\Delta L = -\frac{ep \cdot xd^2}{2} + \left[ \left( \frac{ep \cdot xd^2}{2} \right)^2 + \text{KAPPA} \cdot xd^2 \cdot \left( v_{DS} - v_{DS}(\text{sat}) \right) \right]^{1/2}$$
(21)

where

$$ep = \frac{v_C \left(v_C + v_{DS}(\text{sat})\right)}{L_{\text{eff}} v_{DS} \left(\text{sat}\right)}$$
(22)

$$i_{DS} = \frac{i_{DS}}{1 - \Delta L} \tag{21}$$

| Parameter Parameter |                                                      | Typical Parameter Value |                      |                      |
|---------------------|------------------------------------------------------|-------------------------|----------------------|----------------------|
| Symbol              | Description                                          | N-Channel               | P-Channel            | Units                |
| VTO                 | Threshold                                            | $0.7 \pm 0.15$          | $-0.7\pm0.15$        | V                    |
| UO                  | mobility                                             | 660                     | 210                  | cm <sup>2</sup> /V-s |
| DELTA               | Narrow-width threshold adjust factor                 | 2.4                     | 1.25                 | —                    |
| ETA                 | Static-feedback threshold adjust factor              | 0.1                     | 0.1                  | —                    |
| KAPPA               | Saturation field factor in channel-length modulation | 0.15                    | 2.5                  | 1/V                  |
| THETA               | Mobility degradation factor                          | 0.1                     | 0.1                  | 1/V                  |
| NSUB                | Substrate doping                                     | 3×10 <sup>16</sup>      | 6×10 <sup>16</sup>   | cm <sup>-3</sup>     |
| TOX                 | Oxide thickness                                      | 140                     | 140                  | Å                    |
| XJ                  | Mettallurgical junction depth                        | 0.2                     | 0.2                  | $\mu$ m              |
| WD                  | Delta width                                          |                         |                      | $\mu$ m              |
| LD                  | Lateral diffusion                                    | 0.016                   | 0.015                | μm                   |
| NFS                 | Parameter for weak inversion modeling                | 7×10 <sup>11</sup>      | 6×10 <sup>11</sup>   | cm <sup>-2</sup>     |
| CGSO                |                                                      | $220\times10^{-12}$     | $220\times10^{-12}$  | F/m                  |
| CGDO                |                                                      | $220\times 10^{-12}$    | $220\times 10^{-12}$ | F/m                  |
| CGBO                |                                                      | $700 \times 10^{-12}$   | $700\times10^{-12}$  | F/m                  |
| CJ                  |                                                      | $770 \times 10^{-6}$    | $560 \times 10^{-6}$ | F/m <sup>2</sup>     |
| CJSW                |                                                      | $380 \times 10^{-12}$   | $350\times10^{-12}$  | F/m                  |
| MJ                  |                                                      | 0.5                     | 0.5                  |                      |
| MJSW                |                                                      | 0.38                    | 0.35                 |                      |

Table 3.4-1 Typical Model Parameters Suitable for SPICE Simulations Using Level-3 Model (Extended Model). These Values Are Based upon a 0.8µm Si-Gate Bulk CMOS n-Well Process and Include Capacitance Parameters from Table 3.2-1.

The temperature-dependent variables in the models developed so far include the: Fermi potential, PHI, EG, bulk junction potential of the source-bulk and drain-bulk junctions, PB, the reverse currents of the pn junctions,  $I_S$ , and the dependence of mobility upon temperature. The temperature dependence of most of these variables is found in the equations given previously or from well-known expressions. The dependence of mobility upon temperature is given as

$$UO(T) = UO(T_0) \left(\frac{T}{T_0}\right)^{BEX}$$
(15)

where BEX is the temperature exponent for mobility and is typically -1.5.

$$v_{therm}(T) = \frac{KT}{q} \tag{16}$$

$$EG(T) = 1.16 - 7.02 \cdot 10^{-4} \cdot \left[\frac{T^2}{T + 1108.0}\right]$$
(17)

$$PHI(T) = PHI(T_0) \cdot \left(\frac{T}{T_0}\right) - v_{therm}(T) \left[ 3 \cdot \ln\left(\frac{T}{T_0}\right) + \frac{EG(T_0)}{v_{therm}(T_0)} - \frac{EG(T)}{v_{therm}(T)} \right] (18)$$

$$v_{bi}(T) = v_{bi}(T_0) + \frac{\text{PHI}(T) - \text{PHI}(T_0)}{2} + \frac{\text{EG}(T_0) - \text{EG}(T)}{2}$$
(19)

$$VT0(T) = v_{bi}(T) + GAMMA\left[\sqrt{PHI(T)}\right]$$
(20)

PHI(T)= 
$$2 \cdot v_{therm} \ln\left(\frac{\text{NSUB}}{n_i(T)}\right)$$
 (21)

$$n_i(T) = 1.45 \cdot 10^{16} \cdot \left(\frac{T}{T_0}\right)^{3/2} \cdot \exp\left[\operatorname{EG} \cdot \left(\frac{T}{T_0} - 1\right) \cdot \left(\frac{1}{2 \cdot v_{therm}(T_0)}\right)\right]$$
(22)

For drain and source junction diodes, the following relationships apply.

$$PB(T) = PB \cdot \left(\frac{T}{T_0}\right) - v_{therm}(T) \left[3 \cdot \ln\left(\frac{T}{T_0}\right) + \frac{EG(T_0)}{v_{therm}(T_0)} - \frac{EG(T)}{v_{therm}(T)}\right]$$
(23)

and

$$I_{S}(T) = \frac{I_{S}(T_{0})}{N} \cdot exp\left[\frac{\text{EG}(T_{0})}{v_{therm}(T_{0})} - \frac{\text{EG}(T)}{v_{therm}(T)} + 3 \cdot \ln\left(\frac{T}{T_{0}}\right)\right]$$
(24)

where N is diode emission coefficient.

The nominal temperature,  $T_0$ , is 300 K.

An alternate form of the temperature dependence of the MOS model can be found elsewhere [12].

### BSIM 3v3 Model

MOS transistor models introduced thus far in this chapter have been used successfully when applied to 0.8  $\mu$ m technologies and above. As geometries shrink below 0.8  $\mu$ m, better models are required. Researchers in the Electrical Engineering and Computer Sciences department at The University of California at Berkeley have been leaders in the development of SPICE and the models used in it. In 1984 they introduced the BSIM1 model [27] to address the need for a better submicron MOS transistor model. The BSIM1 model model approached the modeling problem as a multi-parameter curve-fitting exercise. The model contained 60 parameters covering the dc performance of the

MOS transistor. There was some relationship to device physics, but in a large part, it was a non-phycal model. Later, in 1991, UC Berkeley released the BSIM2 model that improved performance related to the modeling of output resistance changes due to hotelectron effects, source/drain parasitic resistance, and inversion-layer capacitance. This model contained 99 dc parameters, making it more unwieldy than the 60-parameter (dc parameters) BSIM1 model. In 1994, U.C. Berkeley introduced the BSIM3 model (version 2) which, unlike the earlier BSIM models, returned to a more device-physic based modeling approach. The model is simpler to use and only has 40 dc parameters. Moreover, the BSIM3 provides good performance when applied to analog as well as digital circuit simulation. In its third version, BSIM3v3 [26], it has become the industry standard MOS transistor model.

The BSIM3 model addresses the following important effects seen in deep-submicron MOSFET operation:

- Threshold voltage reduction
- Mobility degradation do to a vertical field
- Velocity saturation effects
- Drain-induced barrier lowering (DIBL)
- Channel length modulation
- Subthreshold (weak inversion) conduction
- Parasitic resistance in the source and drain
- Hot-electron effects on output resistance

The plot shown in Fig. 3.4-2 shows a comparison of a 20/0.8 device using the Level 1, Level 3, and the BSIM3v3 models. The model parameters were adjusted to provide similar characterists (given the limitations of each model). Assuming that the BSIM3v3 model closely approximates actual transistor performance, this figure indicates that the Level 1 model is grossly in error, the Level 3 model shows a significant difference in modeling the transition from non-saturation to linear region.



Figure 3.4-2 Simulation of MOSFET transconductance characteristic using Level=1, Level=3, and the BSIM3v3 models.

### 3.5 Subthreshold MOS Model

The models discussed in previous sections predict that no current will flow in a device when the gate-source voltage is at or below the threshold voltage. In reality, this is not the case. As  $v_{GS}$  approaches  $V_T$ , the  $i_D - v_{GS}$  characteristics change from square-law to exponential. Whereas the region where  $v_{GS}$  is above the threshold is called the *strong inversion* region, the region below (actually, the transition between the two regions is not well defined as will be explained later) is called the *subthreshold*, or *weak inversion* region. This is illustrated in Fig. 3.5-1 where the transconductance characteristic a MOSFET in saturation is shown with the square root of current plotted as a function of the gate-source voltage. When the gate-source voltage reaches the value designated as  $v_{on}$  (this relates to the SPICE model formulation), the current changes from square-law to an exponential-law behavior. It is the objective of this section to present two models suitable for the subthreshold region. The first is the SPICE LEVEL 3 [25] model for computer simulation while the second is useful for hand calculations.



Figure 3.5-1 Weak-inversion characteristics of the MOS transistor as modeled by Eq. (4).

In the SPICE Level 3 model, the transition point from the region of strong inversion to the weak inversion characteristic of the MOS device is designated as  $v_{on}$  and is greater than  $V_T$ .  $v_{on}$  is given by

$$v_{on} = V_T + fast \tag{1}$$

where

$$fast = \frac{kT}{q} \left[ 1 + \frac{q \cdot NFS}{COX} + \frac{\text{GAMMA} \cdot f_s (\text{PHI} + v_{SB})^{1/2} + f_n (\text{PHI} + v_{SB})}{2(\text{PHI} + v_{SB})} \right] \quad (2)$$

*NFS* is a parameter used in the evaluation of  $v_{on}$  and can be extracted from measurements. The drain current in the weak inversion region,  $v_{GS}$  less than  $v_{on}$ , is given as

$$i_{DS} = i_{DS} (v_{on}, v_{DE}, v_{SB}) e^{\left(\frac{v_{GS} - v_{on}}{fast}\right)}$$
(3)

where  $i_{DS}$  is given as (from Eq. (1), Sec. 3.4 with  $v_{GS}$  replaced with  $v_{on}$ )

$$i_{DS} = \text{BETA}\left[v_{on} - V_T - \left(\frac{1+f_b}{2}\right)v_{DE}\right] \cdot v_{DE}$$
(4)

For hand calculations, a simple model describing weak-inversion operation is given as

$$i_D \cong \frac{W}{L} I_{DO} \exp\left(\frac{v_{GS}}{n(kT/q)}\right)$$
(5)

where term *n* is the subthreshold slope factor, and  $I_{DO}$  is a process-dependent parameter which is dependent also on  $v_{SB}$  and  $V_T$ . These two terms are best extracted from experimental data. Typically *n* is greater than 1 and less than 3 (1 < *n* < 3). The point at which a transistor enters the weak-inversion region can be approximated as

$$v_{gs} < V_T + n \frac{kT}{q} \tag{6}$$

Unfortunately, the model equations given here do not properly model the transistor as it makes the transition from strong to weak inversion. In reality, there is a transition region of operation between strong and weak inversion called the "moderate inversion" region [15]. This is illustrated in Fig. 3.5-2. A complete treatment of the operation of the transistor through this region is given in the literature [15,16].



Figure 3.5-2 The three regions of operation of an MOS transistor.

It is important to consider the temperature behavior of the MOS device operating in the subthreshold region. As is the case for strong inversion, the temperature coefficient of the threshold voltage is negative in the subthreshold region. The variation of current due to temperature of a device operating in weak inversion is dominated by the negative temperature coefficient of the threshold voltage. Therefore, for a given gate-source voltage, subthreshold current increases as the temperature increases. This is illustrated in Fig. 3.5-3 [21].



Figure 3.5-3 Transfer characteristics of a long-channel device as a function of temperature. (@ IEEE)

Operation of the MOS device in the subthreshold region is very important when lowpower circuits are desired. A whole class of CMOS circuits have been developed based on the weak-inversion operation characterized by the above model [17,18,19,20]. We will consider some of these circuits in later chapters.

### 3.6 SPICE Simulation of MOS Circuits

The objective of this section is to show how to use SPICE to verify the performance of an MOS circuit. It is assumed that the reader already has experience using SPICE to simulate circuits containing resistors, capacitors, sources, etc. This section will extend the readers knowledge to include the application of MOS transistors into SPICE simulations. The models used in this section are the Level 1 and Level 3 models.

In order to simulate MOS circuits in SPICE, two components of the SPICE simulation file are needed. They are *instance* declarations and model descriptions. Instance declarations are simply descriptions of MOS devices appearing in the circuit along with characteristics unique to each instance. A simple example which shows the minimum required terms for a transistor instance follows:

M1 3 6 7 0 NCH W=100U L=1U

Here, the first letter in the instance declaration, "M," tells SPICE that the instance is an MOS transistor (just like "R" tells SPICE that an instance is a resistor). The "1" makes this instance unique (different from M2, M99, etc.) The four numbers following"M1" specify the nets (or nodes) to which the drain, gate, source, and substrate (bulk) are connected. These nets have a specific order as indicated below:

M<number> <DRAIN> <GATE> <SOURCE> <BULK> ...

Following the net numbers, is the model name governing the character of the particular instance. In the example given above, the model name is "NCH." There must be a model description somewhere in the simulation file that describes the model "NCH." The transistor width and length are specified for the instance by the "W=100U" and "L=1U" expressions. The default units for width and length are meters so the "U"

following the number 100 is a multiplier of 10<sup>-6</sup>. [Recall that the following multipliers can be used in SPICE: M, U, N, P, F, for 10<sup>-3</sup>, 10<sup>-6</sup>, 10<sup>-9</sup>, 10<sup>-12</sup>, 10<sup>-15</sup>, respectively.] Additional information can be specified for each instance. Some of these are

Drain area and periphery (AD and PD) Source area and periphery (AS and PS) Drain and source resistance in squares (NRD and NRS) Multiplier designating how many devices are in parallel (M) Initial conditions (for initial transient analysis)

Drain and source area and periphery terms are used in calculating depletion capacitance and diode currents (remember, the drain and source are pn diodes to the bulk or well). The number of squares of resistance in the drain and source (NRD and NRS) are used to calculate the drain and source resistance for the transistor. The multiplier designator is very important and thus deserves extended discussion here.

In Sec 2.6 layout matching techniques were developed. One of the fundamental principles described was the "unit-matching" principle. This principle prescribes that when one device needs to be "M" times larger than another device, then the larger device should be made from "M" units of the smaller device. In the layout, the larger device would be drawn using "M" copies of the smaller device—all of them in parallel (i.e., all of the gates tied together, all of the drains tied together, and all of the sources tied together). In SPICE, one must account for the multiple components tied in parallel. One way to do this would be to instantiate the larger device by instantiating "M" of the smaller devices. A more convenient way to handle this is to use the multiplier parameter when the larger device is instantiated. Figure 3.6-1 illustrates two methods for implementing a 2X device (unit device implied). In Fig. 3.6-1(a) the correct way to instantiate the device in SPICE is

M1 3 2 1 0 NCH W=20U L=1U

whereas in Fig3.6-1(b) the correct SPICE instantiation is

M1 3 2 1 0 NCH W=10U L=1U M=2

Clearly, from the point of view of matching (again, it is implied that an attempt is made to achieve a 2 to 1 ratio), case (b) is the better choice and thus the instantiation with the multiplier is required. For the sake of completeness, it should be noted that the following pair of instantiations are equivalent to the use of the multiplier:

M1A 3 2 1 0 NCH W=10U L=1U M1B 3 2 1 0 NCH W=10U L=1U



Figure 3.6-1 (a)M1 3 2 1 0 NCH W=20U L=1U. (b) M1 3 2 1 0 NCH W=10U L=1U M=2.

Some SPICE simulators offer additional terms further describing an instance of a MOS transistor.

A SPICE simulation file for an MOS circuit is incomplete without a description of the model to be used to characterize the MOS transistors used in the circuit. A model is described by placing a line in the simulation file using the following format.

```
.MODEL <MODEL NAME> <MODEL TYPE> <MODEL PARAMETERS>
```

The model line must always begin with ".MODEL" and be followed by a model name such as "NCH" in our example. Following the model name is the model type. The appropriate choices for model type in MOS circuits is either "PMOS" or "NMOS." The final group of entries is model parameters. If no entries are provided, SPICE uses a default set of model parameters. Except for the crudest of simulations, you will always want to avoid the default parameters. Most of the time you should expect to get a model from the foundry where the wafers will be fabricated, or from the modeling group within your company. For times where it is desired to check hand calculations that were performed using the simple model (Level 1 model) it is useful to know the details of entering model information. An example model description line follows.

.MODEL NCH NMOS LEVEL=1 VTO=1 KP=50U GAMMA=0.5 +LAMBDA=0.01

In this example, the model name is "NCH" and the model type is "NMOS." The model parameters dictate that the LEVEL 1 model is used with VTO, KP, GAMMA, and LAMBDA specified. Note that the "+" is SPICE syntax for a continuation line.

The information on the model line is much more extensive and will be covered in this and the following paragraphs. The model line is preceded by a period to flag the program that this line is not a component. The model line identifies the model LEVEL (e.g., LEVEL=1) and provides the electrical and process parameters. If the user does not input the various parameters, default values are used. These default values are indicated in the user's guide for the version of SPICE being used (e.g., SmartSpice). The LEVEL 1 model parameters were covered in Sec. 3.1 and are: the zero-bias threshold voltage, VTO

 $(V_{T0})$ , in volts extrapolated to  $i_{\rm D} = 0$  for large devices, the intrinsic transconductance parameter, KP (*K*'), in amps/volt<sup>2</sup>, the bulk threshold parameter, GAMMA ( $\gamma$ ) in volt<sup>1/2</sup>, the surface potential at strong inversion, PHI ( $2\phi_f$ ), in volts, and the channel-length modulation parameter, LAMBDA ( $\lambda$ ), in volt<sup>-1</sup>. Values for these parameters can be found in Table 3.1-2.

Sometimes, one would rather let SPICE calculate the above parameters from the appropriate process parameters. This can be done by entering the surface state density in cm<sup>-2</sup> (NSS), the oxide thickness in meters (TOX), the surface mobility, UO ( $\mu_0$ ), in cm<sup>2</sup>/V-s, and the substrate doping in cm<sup>-3</sup> (NSUB). The equations used to calculate the electrical parameters are

$$VTO = \phi_{MS} - \frac{q(NSS)}{(\varepsilon_{ox}/TOX)} + \frac{(2q \cdot \varepsilon_{si} \cdot NSUB \cdot PHI)^{1/2}}{(\varepsilon_{ox}/TOX)} + PHI$$
(1)

1 10

$$KP = UO \frac{\varepsilon_{OX}}{TOX}$$
(2)

$$GAMMA = \frac{(2q \cdot \varepsilon_{si} \cdot NSUB)^{1/2}}{(\varepsilon_{ox}/TOX)}$$
(3)

and

$$PHI = \left| 2\phi_F \right| = \frac{2kT}{q} \ln\left(\frac{NSUB}{n_i}\right)$$
(4)

LAMBDA is not calculated from the process parameters for the LEVEL 1 model. The constants for silicon, given in Table 3.1-1, are contained within the SPICE program and do not have to be entered.

The next model parameters considered are those that were considered in Sec. 3.2. The first parameters considered were associated with the bulk-drain and bulk-source pn junctions. These parameters include the reverse current of the drain-bulk or source-bulk junctions in A (IS) or the reverse-current density of the drain-bulk or source-bulk junctions in  $A/m^2$  (JS). JS requires the specification of AS and AD on the model line. If IS is specified, it overrides JS. The default value of IS is usually  $10^{-14}$  A. The next parameters considered in Sec. 3.2 were the drain ohmic resistance in ohms (RD), the source ohmic resistance in ohms (RS), and the sheet resistance of the source and drain in ohms/square (RSH). RSH is overridden if RD or RS are entered. To use RSH, the values of NRD and NRS must be entered on the model line.

The drain-bulk and source-bulk depletion capacitors can be specified by the zerobias bulk junction bottom capacitance in farads per m<sup>2</sup> of junction area (CJ). CJ requires NSUB and assumes a step junction using a formula similar to Eq. (12) of Sec. 2.2. Alternately, the drain-bulk and source-bulk depletion capacitances can be specified using Eqs. (5) and (6) of Sec. 3.2. The necessary parameters include the zero-bias bulk-drain junction capacitance in farads (CBD), the zero-bias bulk-source junction capacitance in farads (CBS), the bulk junction potential in volts (PB), the coefficient for forward-bias depletion capacitance (FC), the zero-bias bulk junction sidewall capacitance in farads per meter of junction perimeter (CJSW), and the bulk junction sidewall capacitance grading coefficient (MJSW). If CBD or CBS is specified, then CJ is overridden. The values of AS, AD, PS, and PD must be given on the device line to use the above parameters. Typical values of these parameters are given in Table 3.2-1.

The next parameters discussed in Sec. 3.2 were the gate overlap capacitances. These capacitors are specified by the gate-source overlap capacitance in farads/meter (CGSO), the gate-drain overlap capacitance in farads/meter (CGDO), and the gate-bulk overlap capacitance in farads/meter (CGBO). Typical values of these overlap capacitances can be found in Table 3.2-1. Finally, the noise parameters include the flicker noise coefficient (KF) and the flicker noise exponent (AF). Typical values of these parameters are  $10^{-28}$  and 1, respectively.

Additional parameters not discussed in Sec. 3.4 include the type of gate material (TPG), the thin oxide capacitance model flag and the coefficient of channel charge allocated to the drain (XQC). The choices for TPG are +1 if the gate material is opposite to the substrate, -1 if the gate material is the same as the substrate, and 0 if the gate material is aluminum. A charge controlled model is used in the SPICE simulator if the value of the parameter *XQC* has a value smaller than or equal to 0.5. This model attempts to keep the sum of charge associated with each node equal to zero. If XQC is larger than 0.5, charge conservation is not guaranteed.

In order to illustrate its use and to provide examples for the novice user to follow, several examples will be given showing how to use SPICE to perform various simulations.

#### Example 3.6-1 Use of SPICE to Simulate MOS Output Characteristics

Use SPICE to obtain the output characteristics of the n-channel transistor shown in Fig. 3.6-2 using the LEVEL 1 model and the parameter values of Table 3.1-2. The output curves are to be plotted for drain-source voltages from 0 to 5 V and for gate-source voltages of 1, 2, 3, 4, and 5 V. Assume that the bulk voltage is zero. Table 3.6-1 shows the input file for SPICE to solve this problem. The first line is a title for the simulation file and must be present. The lines not preceded by "." define the interconnection of the circuit. The second line describes how the transistor is connected, defines the model to be used, and gives the W and L values. Note that because the units are meters, the suffix "U" is used to convert to  $\mu$ m. The third and forth lines describe the independent voltages. VDS and VGS are used to bias the MOSFET. The fifth line is the model description for M1. The remaining lines instruct SPICE to perform a dc sweep and print desired results. ". DC" asks for a dc sweep. In this particular case, a nested dc sweep is specified in order to avoid seven consecutive analyses. The ".DC..." line will set VGS to a value of 1 V and then sweep VDS from 0 to 5 V in increments of 0.2 V. Next, it will increment VGS to 2 V and repeat the VDS sweep. This is continued until five VDS sweeps have been made with the desired values of VGS. The ". PRINT..." line directs the program to print the values of the dc sweeps. The last line of every SPICE input file must be .END which is line eleven. Fig. 3.6-3 shows the output plot of this analysis.



Figure 3.6-2 Circuit for Example 3.6-1

# Table 3.6-1 SPICE Input File for Example 3.6-1.

Ex. 3.6-1 Use of SPICE to Simulate MOS Output M1 2 1 0 0 MOS1 W=5U L=1.0U VDS 2 0 5 VGS 1 0 1 .MODEL MOS1 NMOS VTO=0.7 KP=110U GAMMA=0.4 LAMBDA=0.04 PHI=0.7 .DC VDS 0 5 0.2 VGS 1 5 1 .PRINT DC V(2) I(VDS) .END



Figure 3.6-3 Output from Example 3.6-1

### Example 3.6-2 dc Analysis of Fig. 3.6-4.

Use the SPICE simulator to obtain a plot of the value of  $v_{OUT}$  as a function of  $v_{IN}$  of Fig. 3.6-3. Identify the dc value of  $v_{IN}$  which gives  $v_{OUT} = 0$  V.

The input file for SPICE is shown in Table 3.6-2. It follows the same format as the previous example except that two types of transistors are used. These models are designated by MOSN and MOSP. A dc sweep is requested starting from  $v_{IN} = 0$  V and going to +5 V. Figure 3.6-5 shows the resulting output of the dc sweep.



Figure 3.6-4 A simple MOS amplifier for Example 3.6-2

```
        Table 3.6-2
        SPICE Input File for Example 3.6-2.
```

```
Ex. 3.6-2 DC Analysis of Fig. 3.6-3.
M1 2 1 0 0 MOSN W=20U L=10U
M2 2 3 4 4 MOSP W=10U L=20U
M3 3 3 4 4 MOSP W=10U L=20U
R1 3 0 100K
VDD 4 0 DC 5.0
VIN 1 0 DC 5.0
.MODEL MOSN NMOS VTO=0.7 KP=110U GAMMA=0.4 LAMBDA=0.04 PHI=0.7
.MODEL MOSP PMOS VTO=-0.7 KP=50U GAMMA=0.57 LAMBDA=0.05 PHI=0.8
.DC VIN 0 5 0.1
.PRINT DC V(2)
.END
```



Figure 3.6-5 Output of Example 3.6-2

Example 3.6-3 ac Analysis of Fig. 3.6-4

Use SPICE to obtain a small signal frequency response of  $V_{OUT}(\omega)/V_{IN}(\omega)$  when the amplifier is biased in the transition region. Assume that a 5 pF capacitor is attached to the output of Fig. 3.6-4 and find the magnitude and phase response over the frequency range of 100 Hz to 100 MHz.

The SPICE input file for this example is shown in Table 3.6-3. It is important to note that  $v_{IN}$  has been defined as both an ac and dc voltage source with a dc value of 1.07 V. If the dc voltage were not included, SPICE would find the dc solution for  $v_{IN} = 0$  V which is not in the transition region. Therefore, the small signal solution would not be evaluated in the transition region. Once the dc solution has been evaluated, the amplitude of the signal applied as the ac input has no influence on the simulation. Thus, it is convenient to use ac inputs of unity in order to treat the output as a gain quantity. Here, we have assumed an ac input of 1.0 volt peak.

The simulation desired is defined by the ".AC DEC 20 100 100MEG" line. This line directs SPICE to make an ac analysis over a log frequency with 20 points per decade from 100 Hz to 100 MHz. The .OP option has been added to print out the dc voltages of all circuit nodes in order to verify that the ac solution is in the desired region. The program will calculate the linear magnitude, dB magnitude, and phase of the output voltage. Figures 3.6-6(a) and (b) show the magnitude (dB) and the phase of this simulation.

# Table 3.6-3 SPICE Input File for Example 3.6-3.

```
Ex. 3.6-3 AC Analysis of Fig. 3.6-3.
M1 2 1 0 0 MOSN W=20U L=10U
M2 2 3 4 4 MOSP W=10U L=20U
M3 3 3 4 4 MOSP W=10U L=20U
CL 2 0 5P
R1 3 0 100K
VDD 4 0 DC 5.0
VIN 1 0 DC -2.42 AC 1.0
.MODEL MOSN NMOS VTO=0.7 KP=110U GAMMA=0.4 LAMBDA=0.04 PHI=0.7
.MODEL MOSP PMOS VTO=-0.7 KP=50U GAMMA=0.57 LAMBDA=0.05 PHI=0.8
.AC DEC 20 100 100MEG
.OP
.PRINT AC VM(2) VDB(2) VP(2)
.END
```



Figure 3.6-6 (a) Magnitude response of Example 3.6-3, (b) Phase response of Example 3.6-3

Example 3.6-4 Transient Analysis of Fig. 3.6-4

The last simulation to be made with Fig. 3.6-4 is the transient response to an input pulse. This simulation will include the 5 pF output capacitor of the previous example and will be made from time zero to 4 microseconds.

Table 3.6-4 shows the SPICE input file. The input pulse is described using the piecewise linear capability (PWL) of SPICE. The output desired is defined by ". TRAN 0.01U 4U" which asks for a transient analysis from 0 to 4 microseconds at points spaced every 0.01 microseconds. The output will consist of both  $v_{IN}(t)$  and  $v_{OUT}(t)$  and is shown in Fig. 3.6-7.

The above examples will serve to introduce the reader to the basic ideas and concepts of using the SPICE program. In addition to what the reader has distilled from these examples, a useful set of guidelines is offered which has resulted from extensive experience in using SPICE. These guidelines are listed as:

- 1. Never use a simulator unless you know the range of answers beforehand.
- 2. Never simulate more of the circuit than is necessary.
- 3. Always use the simplest model that will do the job.
- 4. Always start a dc solution from the point at which the majority of the devices are on.
- 5. Use a simulator in exactly the same manner as you would make the measurement on the bench.
- 6. Never change more than one parameter at a time when using the simulator for design.
- 7. Learn the basic operating principles of the simulator so that you can enhance its capability. Know how to use its options.
- 8. Watch out for syntax problems like O and 0.
- 9. Use the correct multipliers for quantities.
- 10. Use common sense.

Most problems with simulators can be traced back to a violation of one or more of these guidelines.

#### Table 3.6-4 SPICE Output for Example 3.6-4.

```
Ex. 3.6-4 Transient Analysis of Fig. 3.6-3.
M1 2 1 0 0 MOSN W=20U L=10U
M2 2 3 4 4 MOSP W=10U L=20U
M3 3 3 4 4 MOSP W=10U L=20U
CL 2 0 5P
R1 3 0 100K
VDD 4 0 DC 5.0
VIN 1 0 PWL(0 0V 1U 0V 1.05U 3V 3U 3V 3.05U 0V 6U 0V)
*VIN 1 0 DC -2.42 AC 1.0
.MODEL MOSN NMOS VTO=0.7 KP=110U GAMMA=0.4 LAMBDA=0.04 PHI=0.7
.MODEL MOSP PMOS VTO=-0.7 KP=50U GAMMA=0.57 LAMBDA=0.05 PHI=0.8
.TRAN 0.01U 4U
.PRINT TRAN V(2) V(1)
.END
```



Figure 3.6-7 Transient response of Example 3.6-4

There are many SPICE simulators in use today. The discussion here focused on the more general versions of SPICE and should apply in most cases. However, there is nothing fundamental about the syntax or use of a circuit simulator, so it is prudent to carefully study the manuel of the SPICE simulator you are using.

#### 3.7 Summary

This chapter has tried to give the reader the background necessary to be able to simulate CMOS circuits. The approach used has been based on the SPICE simulation program. This program normally has three levels of MOS models which are available to the user. The function of models is to solve for the dc operating conditions and then use this information to develop a linear small-signal model. Sec. 3.1 described the LEVEL 1 model used by SPICE to solve for the dc operating point. This model also uses the additional model parameters presented in Sec. 3.2. These parameters include bulk resistance, capacitance, and noise. A small-signal model that was developed from the large-signal model was described in Sec. 3.3. These three sections represent the basic modeling concepts for MOS transistors.

Models for computer simulation were presented. The SPICE Level 3 model which is effective for device lengths of 0.8µm and greater was covered. The BSIM3v3 model which is effective for deep-submicron devices was introduced. Large signal models suitable for weak inversion were also described. Further details of these models and other models are found in the references for this chapter. A brief background of simulation methods was presented in Sec. 3.6. Simulation of MOS circuits using SPICE was discussed. After reading this chapter, the reader should be able to use the model information presented along with a SPICE simulator to analyze MOS circuits. This

ability will be very important in the remainder of this text. It will be used to verify intuitive design approaches and to perform analyses beyond the scope of the techniques presented. One of the important aspects of modeling is to determine the model parameters which best fit the MOS process that is being used. The next chapter will be devoted to this subject.

### PROBLEMS

- 1. Sketch to scale the output characteristics of an enhancement n-channel device if  $V_T = 0.7$  volt and  $I_D = 500 \ \mu\text{A}$  when  $V_{GS} = 5 \ \text{V}$  in saturation. Choose values of  $V_{GS} = 1, 2, 3, 4$ , and 5 V. Assume that the channel modulation parameter is zero.
- 2. Sketch to scale the output characteristics of an enhancement p-channel device if  $V_T$  = -0.7 volt and  $I_D$  = -500  $\mu$ A when  $V_{GS}$  = -1, -2, -3, -4, and -6 V. Assume that the channel modulation parameter is zero.
- 3. In Table 3.1-2, why is  $\gamma_P$  greater than  $\gamma_N$  for a n-well, CMOS technology?
- 4. A large-signal model for the MOSFET which features symmetry for the drain and source is given as

$$i_D = K' \frac{W}{L} \left\{ \left[ (v_{GS} - V_{TS})^2 u (v_{GS} - V_{TS}) \right] - \left[ (v_{GD} - V_{TD})^2 u (v_{GD} - V_{TD}) \right] \right\}$$

where u(x) is 1 if x is greater than or equal to zero and 0 if x is less than zero (step function) and  $V_{TX}$  is the threshold voltage evaluated from the gate to X where X is either S (Source) or D (Drain). Sketch this model in the form of  $i_D$  versus  $v_{DS}$  for a constant value of  $v_{GS}$  ( $v_{GS} > V_{TS}$ ) and identify the saturated and nonsaturated regions. Be sure to extend this sketch for both positive and negative values of  $v_{DS}$ . Repeat the sketch of  $i_D$  versus  $v_{DS}$  for a constant value of  $v_{GD}$  ( $v_{GD} > V_{TD}$ ). Assume that both  $V_{TS}$  and  $V_{TD}$  are positive.

- 5. Equation (11) and Eq. (18) in Sec. 3.1 describe the MOS model in nonsaturation and saturation region, respectively. These equations do not agree at the point of transition between between saturation and nonsaturation regions. For hand calculations, this is not an issue, but for computer analysis, it is. How would you change Eq. (18) so that it would agree with Eq. (11) at  $v_{DS} = v_{DS}$  (sat)?
- 6. Using the values of Tables 3.1-1 and 3.2-1, calculate the values of CGB, CGS, and CGD for a MOS device which has a W of 5  $\mu$ m and an L of 1  $\mu$ m for all three regions of operation
- 7. Find  $C_{BX}$  at  $V_{BX} = 0$  V and 0.75 V of Fig. P3.7 assuming the values of Table 3.2-1 apply to the MOS device where FC = 0.5 and PB = 1 V. Assume the device is n-channel and repeat for a p-channel device.



Figure P3.7

- 8. Calculate the value of  $C_{GB}$ ,  $C_{GS}$ , and  $C_{GD}$  for an n-channel device with a length of 1  $\mu$ m and a width of 5  $\mu$ m. Assume  $V_D = 2$  V,  $V_G = 2.4$  V, and  $V_S = 0.5$  V and let  $V_B = 0$  V. Use model parameters from Tables 3.1-1, 3.1-2, and 3.2-1.
- 9. Calculate the transfer function  $v_{out}(s)/v_{in}(s)$  for the circuit shown in Fig. P3.9. The W/L of M1 is  $2\mu m/0.8\mu m$  and the W/L of M2 is  $4\mu m/4\mu m$ . Note that this is a small-signal analysis and the input voltage has a dc value of 2 volts.



Figure P3.9

- 10. Design a low-pass filter patterened after the circuit in Fig. P3.9 that achieves a -3dB frequency of 100 KHz.
- 11. Repeat Examples 3.3-1 and 3.3-2 if the W/L ratio is 100  $\mu$ m/10  $\mu$ m.
- 12. Find the complete small-signal model for an n-channel transistor with the drain at 4 V, gate at 4 V, source at 2 V, and the bulk at 0 V. Assume the model parameters from Tables 3.1-1, 3.1-2, and 3.2-1, and  $W/L = 10 \ \mu m/1 \ \mu m$ .
- 13. Consider the circuit in Fig P3.13. It is a parallel connection of n mosfet transistors. Each transistor has the same length, L, but each transistor can have a different width, W. Derive an expression for W and L for a single transistor that replaces, and is equivalent to, the multiple parallel transistors.



Figure P3.13

14. Consider the circuit in Fig P3.14. It is a series connection of n mosfet transistors. Each transistor has the same width, W, but each transistor can have a different length, L. Derive an expression for W and L for a single transistor that replaces, and is equivalent to, the multiple parallel transistors. When using the simple model, you must ignore body effect.





- 15. Calculate the value for  $V_{ON}$  for n MOS transistor in weak inversion assuming that *fs* and *fn* can be approximated to be unity (1.0).
- 16. Develop an expression for the small signal transconductance of a MOS device operating in weak inversion using the large signal expression of Eq. (5) of Sec. 3.5.
- 17. Another way to approximate the transition from strong inversion to weak inversion is to find the current at which the weak-inversion transconductance and the strong-inversion transconductance are equal. Using this method and the approximation for drain current in weak inversion (Eq. (5) of Sec. 3.5), derive an expression for drain current at the transition between strong and weak inversion.
- 18. Consider the circuit illustrated in Fig. P3.19. (a) Write a SPICE netlist that describes this circuit. (b) Repeat part (a) with M2 being  $2\mu m/1\mu m$  and it is intended that M3 and M2 are ratio matched, 1:2.
- 19. Use SPICE to perform the following analyses on the circuit shown in Fig. P3.19: (a) Plot  $v_{OUT}$  versus  $v_{IN}$  for the nominal parameter set shown. (b) Separately, vary K' and  $V_T$  by +10% and repeat part (a)—four simulations.

| Parameter | N-Channel | P-Channel | Units                  |
|-----------|-----------|-----------|------------------------|
| $V_T$     | 0.7       | -0.7      | V                      |
| K'        | 110       | 50        | $\mu$ A/V <sup>2</sup> |
| 1         | 0.04      | 0.05      | V-1                    |



Figure P3.19

20. Use SPICE to plot  $i_2$  as a function of  $v_2$  when  $i_1$  has values of 10, 20, 30, 40, 50, 60, and 70  $\mu$ A for Fig. P3.20. The maximum value of  $v_2$  is 5 V. Use the model parameters of  $V_T = 0.7$  V and  $K' = 110 \ \mu$ A/V<sup>2</sup> and  $\lambda = 0.01$  V<sup>-1</sup>. Repeat with  $\lambda = 0.04$  V<sup>-1</sup>.





- 21. Use SPICE to plot  $i_D$  as a function of  $v_{DS}$  for values of  $v_{GS} = 1, 2, 3, 4$  and 5 V for an n-channel transistor with  $V_T = 1$  V,  $K' = 110 \ \mu \text{A/V}^2$ , and  $1 = 0.04 \ \text{V}^{-1}$ . Show how SPICE can be used to generate and plot these curves simultaneously as illustrated by Fig. 3.1-3.
- 22. Repeat Example 3.6-1 if the transistor of Fig. 3.6-5 is a PMOS having the model parameters given in Table 3.1-2.
- 23. Repeat Examples 3.6-2 through 3.6-4 for the circuit of Fig. 3.6-2 if  $R1 = 200 \text{ K}\Omega$ .

## REFERENCES

- 1. Y. Tsividis, "Problems With Modeling of Analog MOS LSI," *IEDM*, (1982) pp. 274-277.
- 2. C.T. Sah, "Characteristics of the Metal-Oxide-Semiconductor Transistor," *IEEE Transactions on Electron Devices*, ED-11, No. 7(July 1964) pp. 324-345.
- 3. H. Shichman and D. Hodges, "Modelling and Simulation of Insulated-Gate Field-Effect Transistor Switching Circuits," *IEEE Journal Solid State Circuits*, Vol. SC-3, No. 3 (September 1968) pp. 285-289.
- 4. A. Vladimirescu and S. Liu, "The Simulation of MOS Integrated Circuits using SPICE2," Memorandum No. UCB/ERL M80/7, October 1980, (Electronics Research Laboratory, College of Engineering, University of California, Berkeley, CA 94720).
- 5. D.R. Alexander, R.J. Antinone, and G.W. Brown, "SPICE Modelling Handbook," Report BDM/A-77-071-TR, (BDM Corporation, 2600 Yale Blvd., Albuquerque, NM 87106).
- 6. P.R. Gray and R.G. Meyer, "Analysis and Design of Analog Integrated Circuits," Second Ed., (New York: John Wiley & Sons, 1984), p. 646.
- 7. P.E. Allen and E. Sanchez-Sinencio, "Switched Capacitor Circuits," (New York: Van Nostrand Reinhold, 1984), p. 589.
- 8. R.D. Jolly and R.H. McCharles, "A Low-Noise Amplifier for Switched Capacitor Filters," *IEEE Journal of Solid-State Circuits*, Vol. SC-17, No. 6, (December 1982), pp. 1192-1194.
- 9. Y.P. Tsividis, "Relation Between Incremental Intrinsic Capacitances and Transconductances in MOS Transistors," *IEEE Transactions on Electron Devices*, Vol. ED-27, No. 5 (May 1980) pp. 946-948.
- S. Liu and L.W. Nagel, "Small-Signal MOSFET Models for Analog Circuit Design," *IEEE Journal of Solid-State Circuits*, Vol. SC-17, No. 6 (December 1982) pp. 983-998.
- F.H. Gaensslen and R.C. Jaeger, "Temperature Dependent Threshold Behavior of Depletion Mode MOSFET's," *Solid-State Electronics*, Vol. 22, No. 4 (1979) pp. 423-430.
- 13. D.E. Ward and R.W. Dutton, "A Charge-Oriented Model for MOS Transistor Capacitances," *IEEE Journal of Solid-State Circuits*, Vol. SC-13, No. 5 (October 1978).
- R. Swanson and J.D. Meindl, "Ion-Implanted Complementary MOS Transistors in Low-Voltage Circuits," *IEEE Journal of Solid-State Circuits*, Vol. SC-7, No. 2 (April 1972) pp. 146-153.
- 15. Y. Tsividis, "Moderate Inversion In MOS Devices," *Solid State Electronics*, Vol. 25, No. 11 (1982) pp. 1099-1104.
- P. Antognetti, D.D. Caviglia, and E. Profumo, "CAD Model for Threshold and Subthreshold Conduction in MOSFET's," *IEEE Journal of Solid-State Circuits*, Vol. SC-17, No. 2 (June 1982) pp. 454-458.
- 17. E. Vittoz and J. Fellrath, "CMOS Analog Integrated Circuits Based on Weak Inversion Operation," *IEEE Journal of Solid-State Circuits*, Vol. SC-12, No. 3 (June 1977) pp. 231-244.
- M.G. DeGrauwe, J. Rigmenants, E. Vittoz, and H.J. DeMan, "Adaptive Biasing CMOS Amplifiers," *IEEE Journal of Solid-State Circuits*, Vol. SC-17, No. 3 (June 1982) pp. 522-528.

- 19. W. Steinhagen and W.L. Engl, "Design of Integrated Analog CMOS Circuits—A Multichannel Telemetry Transmitter," *IEEE Journal of Solid-State Circuits*, Vol. SC-13, No. 6 (December 1978) pp. 799-805.
- 20. Y. Tsividis and R. Ulmer, "A CMOS voltage Reference," *IEEE Journal of Solid-State Circuits*, Vol. SC-13, No. 6 (December 1978) pp. 774-778.
- 21. S.M. Sze, *Physics of Semiconductor Devices*, Second ed. (New York: John Wiley and Sons, 1981).
- 22. L.W. Nagel, *SPICE2: A Computer Program to Simulate Semiconductor Circuits,* ERL Memo No. ERL-M520, (Electronics Research Laboratory, University of California, Berkeley, CA, May 1975).
- 23. A Vladimerescu, A.R. Newton, and D.O. Pederson, *SPICE Version 2G.0 User's Guide*, September 1980 (University of California, Berkeley).
- 24. Silvaco International, SmartSpice Modeling Manual, September 1999, Volumes 1 and 2.
- 25. Meta-Software, HSPICE User's Manual, 1996
- BSIM3v3 Manual (Final Version), Yuhua Cheng et al., Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA 94720 1995, 1996
- J.R. Pierret, A MOS Parameter Extraction Program for the BSIM Model, Electronics Research Laboratory, University of California, Berkeley, Calif., 94720. Memorandum No. UCB/ERL M84/99, November 21, 1984
- 28. Daniel P. Foty, *MOSFET Modeling With SPICE: Principals and Practice*, Printice Hall Canada, 1997.
- 29. G. Massobrio and P. Antognetti, *Semiconductor Device Modeling with SPICE*, 2nd ed., McGraw-Hill, 1993.